## King Fahd University of Petroleum and Minerals Electrical Engineering Department

EE200: Digital Logic Circuit Design Course Coordinator: Dr. Mahmoud M. Dawoud First Semester 2005-2006 (051)

## **A.** Course Information

| Text Book:    | Digital Design (3rd E                             | dition) | by M. M. Mano    |                |                           |           | _              |
|---------------|---------------------------------------------------|---------|------------------|----------------|---------------------------|-----------|----------------|
| Course        | Name                                              |         |                  | Office Ph      |                           | one       | Sections       |
| Coordinator:  | Dr. Mahmoud M. Dawoud,                            |         | 14/277 229       |                | 299                       |           |                |
|               | mmdawoud@kfupm.e                                  | du.sa   |                  |                |                           |           |                |
| Instructors:  | Your Section Instructor is:                       |         |                  |                |                           |           |                |
|               |                                                   |         |                  |                |                           |           |                |
| Lab           | Name                                              |         |                  | Office         | Phone                     |           | Sections       |
| Coordinator:  | Mr. Ahmed Abul Hussain,<br>ahussain@kfupm.edu.sa  |         | 26-255           | 1241           |                           |           |                |
| Instructor:   | Your lab. Instructor is:<br>@ <i>kfupm.edu.sa</i> |         |                  |                |                           |           |                |
|               |                                                   |         |                  |                |                           |           |                |
|               |                                                   |         |                  |                |                           |           |                |
| Grading:      | Assignments and<br>Ouizzes                        | Ι       | Laboratory       | Design Project | Two Majors                |           | Final          |
|               | 15%                                               |         | 20%              | 5%             | 3                         | 0%        | 30%            |
|               | First Major                                       | Se      | cond Major       | Lab Fina       | l l                       |           | Final          |
| Exams Dates:  | Sat. October 15, 2005                             | Sat. D  | ecember 17, 2005 | December 24-28 | , 2005                    | Per t     | he schedule    |
| Exams Times:  |                                                   |         |                  | Your Lab ti    | me                        | from t    | he registrar's |
| Exams Places: |                                                   |         |                  | In your La     | iD                        |           | office         |
| Important     | Last day to drop the c                            | ourse   | Last day to d    | rop the course | Last da                   | ay to dro | p all courses  |
| Dates:        | without a permanent record                        |         | with "V          | W" grade       | with "W" Thru Registrar's |           |                |
|               |                                                   |         |                  |                | office.                   |           |                |
|               | September20, 200                                  | 05      | October          | r 25, 2005     | November 30, 2005         |           |                |

- **Note #1:** Final Exam is <u>coordinated</u> and <u>comprehensive</u> (i.e. it is common for all sections and covers chapter 1-7 as described in the syllabus and class notes). Lab Final will be given by the Lab instructor in the Lab during the normal Lab session.
- **Note #2:** According to the rules and regulations of KFUPM, attendance is **MANDATORY**. More than **8** unexcused absences will be reported to the registrar office and result in a **GRADE of DN** regardless of the student's grade.
- **Note #3:** It is your responsibility to solve the *practice problems* as soon as the material is covered in the class. Solution will be posted on <u>WebCT</u>. This *practice problems* set will not be collected.
- **Note #4:** Your instructor will give you other home work assignments which will be collected and graded. Quizzes will be given regularly based on the homework and the *practice problems*..
- Note #5: A design project will be assigned around week 11 and will be due at the end of week 13.
- **Note # 6:** On-line lectures will be available under WebCT which is maintained by the course coordinator. All students will have access to these lectures. All students are encouraged to access these lectures before attending the regular classes. A feed-back will be obtained from the students through questionnaires.
- **Note # 7:** Weeks 5, 6, and 7 will be conducted <u>fully on-line</u>. You will study the material on-line. You will communicate with your instructor via WebCT communication tools. You will attend Wednesday classes of these weeks. In Wednesday class, you will have the chance to discuss the material and take a special quiz.

| Week                 | Date                          | Topics                                                                                                                                       | Sections                   | Labs/Prob. Sessions                                                   |  |  |
|----------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------|--|--|
| 1                    | September<br>10-14            | Binary Numbers, Number Base Conversions,                                                                                                     | 1.1-1.3                    | No Lab.                                                               |  |  |
| 2                    | September<br>17-21            | Octal & Hexadecimal Numbers, Complements,<br>Signed Binary Numbers, Binary Codes                                                             | 1.4-1.7                    | Introduction to Lab.<br>Equipment, Exp#1: Binary<br>& Decimal Numbers |  |  |
| 3                    | September<br>24-28            | Binary Logic, Boolean Algebra: Axioms, Theorems<br>& Properties. Boolean functions, Digital Logic<br>Gates                                   | 1.9,<br>2.1-2.4<br>2.7-2.8 | No Lab.                                                               |  |  |
| 4                    | October<br>1-5                | Canonical & Standard Forms, More Logical<br>Operations, Simplification of Boolean functions<br>Using K-Maps, Product of Sums Simplification. | 2.5-2.6<br>3.1-3.4         | Exp#2: Logic Gates and<br>Boolean Algebra                             |  |  |
| 5                    | October<br>8-12               | Don't-care Conditions, NAND, NOR, and Other<br>Two Level Implementations, Exclusive-OR<br>Function, Introduction to HDL.                     | 3.5-3.8                    | Exp#3: Introduction to<br>LogicWorks                                  |  |  |
| 6                    | October<br>15-19              | Combinational Logic: Analysis and Design<br>Procedures, Code Conversion, Adder circuits.                                                     | 3.9, 4.1-<br>4.4           | Exp#4: Simplification of<br>Boolean Functions<br><b>Exam # 1</b>      |  |  |
| 7                    | October<br>22-26              | Subtractors, Decimal Adder, binary multiplier,<br>Magnitude Comparator, Decoders.                                                            | 4.5-4.8                    | Exp#5: Implementation<br>with only NAND<br>gates/NOR gates            |  |  |
| Eid Al-Fitr Vacation |                               |                                                                                                                                              |                            |                                                                       |  |  |
| 8                    | November<br>12-16             | Encoders and Multiplexers, Random Access Memory.                                                                                             | 4.9-4.10,<br>7.2, 7.3      | Exp#6: XOR<br>Implementation and Parity<br>Code                       |  |  |
| 9                    | November<br>19-23             | Programmable Logic, PLD'S, ROM, Programmable Logic Array, Programmable Array Logic.                                                          | 7.5-7.7                    | Exp#7: Decoders and Code<br>Converters                                |  |  |
| 10                   | November<br>26-30             | Sequential Circuits, Latches, Flip-flops,<br>Characteristic Tables                                                                           | 5.1-5.3                    | Exp#8: Binary Arithmetic<br>Operations                                |  |  |
| 11                   | December<br>3-7               | Analysis of Clocked Sequential Circuits, State<br>Reduction and Assignment.                                                                  | 5.4, 5.6                   | Exp#9: Memory Unit                                                    |  |  |
| 12                   | December<br>10-14             | Flip-flop Excitation Tables, Design Procedure,<br>Synthesis using different flip flops.                                                      | 5.7                        | Exp#10: Flip-flops and their<br>Applications                          |  |  |
| 13                   | December<br>17-21             | Registers and Shift Registers                                                                                                                | 6.1, 6.2                   | Exp#11: Design of<br>Sequential Circuits<br>Exam # 2                  |  |  |
| 14                   | December<br>24-28             | Ripple Counters, Synchronous Counters and other counters.                                                                                    | 6.3-6.5                    | Lab Final                                                             |  |  |
| 15                   | December<br>31 -<br>January 4 | Revision                                                                                                                                     |                            |                                                                       |  |  |

## **B.** Tentative Course Outline and Schedule

## **C. Practice Problems**

Chapter 1: 5,7,9,18,20,29,34

Chapter 2: 2,5, 9, 12,15,17

Chapter 3: 2,7,12,15,19,24,31,36

Chapter 4: 5,11,13,20,25,29,31,35,37

Chapter 7: 15,18,20,21,24

Chapter 5: 2,6,9,12,19, 24,26

Chapter 6: 5,7,8,12,21