## King Fahd University of Petroleum and Minerals College of Computer Sciences and Engineering Department of Computer Engineering

COE 202 – Digital Logic Design (T112)

Homework # 05 (due date & time: Saturday 05/05/2012 during class period)

\*\*\* Show all your work. No credit will be given if work is not shown! \*\*\*

**Problem #1 (40 points):** Drive the state diagram for the following circuit (show all the steps of your work):



**Problem # 2 (40 points):** Design a <u>Mealy</u> sequential circuit that receives data serially on input X and produces an output Y. The output Y is equal to 1 when <u>all</u> of the following three conditions are satisfied:

- 1. The input sequence "10" is detected at least once.
- 2. At least one "1" is received since the sequence "10" was detected.
- 3. The total number of "1"s received so far is *odd*.

Use rising-edge triggered D flip-flop(s) and a non-inverted outputs decoder to design the circuit. Show all steps of the design. The following are sample traces to help you in the design of the state diagram as well as verifying your final design:

- 1. <u>Trace 1:</u> X = 001011110011... Y = 000001011101...
- 2. <u>Trace 2:</u> X = 0.01100011110011... Y = 0.00000010100010...

<u>Problem # 3 (20 points):</u> Two positive edge-triggered D flip-flops are connected as shown in the figure. Both flip-flops are initialized to 0 at the beginning. Fill in the timing diagram for the two outputs Q1 and Q0.



