## King Fahd University of Petroleum \& Minerals Computer Engineering Dept

COE 200 - Fundamentals of Computer
Engineering
Term 043
Dr. Ashraf S. Hasan Mahmoud
Rm 22-144
Ext. 1724
Email: ashraf@ccse.kfupm.edu.sa

## Definitions

- Memory: A collection of cells capable of storing binary information (1s or $0 s$ ) - in addition to electronic circuit for storing (writing) and retrieving (reading) information
- Two Types of Memory:

1. Random Access Memory (RAM):

- Accepts new information for storage to be available later for use
- Write/Read operations

2. Read Only Memory (ROM): is a programmable logic device (PLD)

- Programming: specifying information and embedding it within hardware
- Read operation (no write)


## Definitions (2)

- Programmable Logic Devices (PLDs):
- ROM
- Programmable Logic Array (PLA)
- Programmable Array Logic (PAL) device
- Complex Programmable Logic Device (CPLD)
- Field-Programmable Gate Array (FPGA)
- PLD is an integrated circuit with internal logic gates and/or connections that can in some way be changed by a programming process
- Example: connections can be made with fuses
- Intact fuse - connection $\rightarrow$ symbol $=$ " $X$ "
- Blown fuse - no connection $\rightarrow$ symbol $=$ " + "


## Used symbol



- Most PLD technologies have gates with very high fan-in
- Fuse map: graphic representation of the selected connections
- Refer to section 6.1


## Read-Only Memory (ROM)

- Def: A device in which "permanent"binary information is stored
- Block diagram of ROM:

- $k$ inputs $\rightarrow$ can specify up to $2^{k}$ words
- Each word is of size $n$ bits
- ROM DOES NOT have a write operation $\rightarrow$ ROM DOES NOT have data inputs

Word: group of bits stored in one location

## ROM Internal Logic

- Note: The decoder stage produces ALL possible minterms



## Internal Binary Storage of ROM



- Every ZERO in truth table specifies an OPEN circuit
- Every ONE in truth table specifies a closed circuit
- Example: At address $00011 \rightarrow$ The word 10110010 is stored


## Programming Technologies for ROM

1. Mask Technology $\rightarrow$ ROM
2. Fuses $\rightarrow$ Programmable ROM or PROM

- User can blow/connect fuses employing some equipment

3. Erasable floating-gate technology $\rightarrow$ EPROM
4. Electrically erasable technology $\rightarrow$ Electrically erasable programmable ROM or EEPROM or E2PROM

## Combinational Circuit Implementation with ROM

- Problem: Design a combinational circuit using ROM. The circuit accepts a 3-bit number and generates an output binary number equal to the square of the number.
- Solution: Derive truth table:

| Inputs |  |  | Outputs |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A2 | A1 | A0 | B5 | B4 | B3 | B2 | B1 | B0 | No |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 4 |
| 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 9 |
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 16 |
| 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 25 |
| 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 36 |
| 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 49 |

## Combinational Circuit Implementation with ROM - cont'd

- Note that B1 is ALWAYS $0 \rightarrow$ no need to generate it using the ROM
- Note that BO is equal to $\mathrm{AO} \rightarrow$ no need to generate it using the ROM
- Therefore: The minimum size of ROM needed is $2^{3} X 4$ or $8 \times 4$

| Inputs |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A 2 | A 1 | A 0 |  | B 5 | B 4 | B 3 | B 2 |  |
| 0 | 0 | 0 |  | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 1 |  | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 0 |  | 0 | 0 | 0 | 1 |  |
| 0 | 1 | 1 |  | 0 | 0 | 1 | 0 |  |
| 1 | 0 | 0 |  | 0 | 1 | 0 | 0 |  |
| 1 | 0 | 1 |  | 0 | 1 | 1 | 0 |  |
| 1 | 1 | 0 |  | 1 | 0 | 0 | 1 |  |
| 1 | 1 | 1 |  | 1 | 1 | 0 | 0 |  |
| ROM truth table - specifies the required connections |  |  |  |  |  |  |  |  |



## Problem 6-13

- Problem: Specify the size of a ROM (number of words and number of bits per word) that will accommodate the truth table for the following combinational circuit components:
(a) An 8-bit adder subtractor with Cin and Cout - assume output is 16 -bit wide
(b) A binary multiplier that multiplies two 8-bit numbers
(c) A code converter from a 4-digit BCD number to a binary number


## Problem 6-13 - Solution

## - Solution:

(a) An 8-bit adder subtractor with Cin and Cout Inputs to the ROM (address lines):

8 (first number) $+(8$ second number $)+1(\mathrm{Cin})+1$
(Add/Subtract) $\rightarrow 18$ lines
Hence number of words in ROM is $2^{18}=256 \mathrm{~K}$
Size of each word $=$ number of possible functions

$$
\begin{aligned}
& =16 \text { (addition/subtraction) }+1 \text { (Cout) } \\
& =17
\end{aligned}
$$

Hence ROM size $=256 \mathrm{~K} \times 17$

## Problem 6-13-Solution

## - Solution:

(b) A binary multiplier that multiplies two 8 -bit numbers Inputs to the ROM (address lines):
8 (first number) $+(8$ second number) $\rightarrow 16$ lines Hence number of words in ROM is $2^{16}=64 \mathrm{~K}$
Size of each word = number of possible functions

$$
=16 \text { (result is } 16 \text {-bit wide) }
$$

Hence ROM size $=64 \mathrm{~K} \times 16$

## Problem 6-13 - Solution

- Solution:
(c) A code converter from a 4-digit BCD number to a binary number
Inputs to the ROM (address lines):
4 (number of BCD digits) X ( 4 bits/digit) $\rightarrow 16$ lines
Hence number of words in ROM is $2^{16}=64 \mathrm{~K}$
Size of each word $=$ number of possible functions to represent all 4-digits BCD number
$=$ number of bits required to represent 9999
$=14$ (remember $2^{13} \leq 9999 \leq 2^{14}$ )
Hence ROM size $=64 \mathrm{~K}$ X 14


## Problem 6-14

- Problem: Tabulate the truth for an $8 \times 4$ ROM that implements the following four Boolean functions:

$$
\begin{aligned}
& A(X, Y, Z)=\Sigma m(3,6,7) ; B(X, Y, Z)=\Sigma m(0,1,4,5,6) \\
& C(X, Y, Z)=\Sigma m(2,3,4) ; D(X, Y, Z)=\Sigma m(2,3,4,7)
\end{aligned}
$$

- Solution:

| Inputs |  |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | Y | Z |  | A | B | C |
| O | D |  |  |  |  |  |
| 0 | 0 | 0 |  | 0 | 1 | 0 |
| 0 | 0 | 1 |  | 0 |  |  |
| 0 | 1 | 0 |  | 1 | 0 | 0 |
| 0 | 1 | 1 |  | 0 | 1 | 1 |
| 1 | 0 | 0 |  | 0 | 1 | 1 |
| 1 | 0 | 1 |  | 1 | 1 |  |
| 1 | 1 | 0 |  | 1 | 1 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 | 1 |

## Basic Configuration of PLDs



Programmable read-only memory (PROM)


Programmable array logic (PAL) device


Programmable logic array (PLA)

## Programmable Logic Array (PLA)

- Unlike PROM, PLA does NOT provide full decoding of the variables; i.e. it does not generate all the minterms
- The decoder is replaced with an array of AND gates that can be programmed to generate product terms of the input variables
- The terms are then selectively (programmable connections) connected to OR gates to provide the sum products for the required Boolean functions


## Example 1:

- Problem: Implement the following functions using a PLA

$$
F_{1}=A B^{\prime}+A C+A^{\prime} B C^{\prime} ; \quad F_{2}=(A C+B C)^{\prime}
$$

## Example 1: PLA Programming Table



$$
\begin{aligned}
& \text { The fuse map of a PLA can be specified in this tabular form } \\
& \text { Section 1: product terms } \\
& \text { Section 2: required path between inputs and AND gates } \\
& \text { 8/16/2 Section 3: required path between AND and OR gates } \\
& \hline
\end{aligned}
$$



## PLA Internal Logic

- Notes:
- The size of the PLA is specified by:
no of inputs X no of products X no of outputs
- In general: for an $n$ inputs, $k$ products, and m outputs PLA:
- $n$ buffer inverter gates
- k AND gates
- m OR gates
- m XOR gates
- $2 \mathrm{n} \times \mathrm{k}$ programmable connections (inputs $\leftrightarrow \rightarrow$ AND gates)
- $\mathrm{k} \times \mathrm{m}$ programmable connections (AND gates $\longleftrightarrow$ OR gates)
- $m$ programmable connections (for the XOR gates)


## Implementing Combinational Circuits Using PLA

- Reduce number of distinct products (i.e. save by reducing number of AND gates):
- Simplify Boolean function (and its complement) to obtain the least number of products
- Reducing number of literals in the product is not a saving since all inputs are already available; However, less is better


## Example 2: Implementing a Combinational Circuit Using a PLA

- Problem: Implement the following two Boolean functions with a PLA:
$F_{1}(A, B, C)=\Sigma m(0,1,2,4) ; \quad F_{2}(A, B, C)=\Sigma m(0,5,6,7)$
- Solution:



## Problem 6-16:

- Problem: Derive the PLA programming table for the combinational circuit that squares a 3-bit number. Minimize the number of product terms.
- Solution:

| Inputs |  |  | Outputs |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A2 | A1 | A0 | B5 | B4 | B3 | B2 | B1 | B0 | No |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 4 |
| 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 9 |
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 16 |
| 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 25 |
| 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 36 |
| 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 49 |



## Problem 6-16: Solution

- Solution:

| Inputs |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A2 | A1 | A0 |  | B5 | B4 | B3 | B2 |  |
| 0 | 0 | 0 |  | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 1 |  | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 0 |  | 0 | 0 | 0 | 1 |  |
| 0 | 1 | 1 |  | 0 | 0 | 1 | 0 |  |
| 1 | 0 | 0 |  | 0 | 1 | 0 | 0 |  |
| 1 | 0 | 1 |  | 0 | 1 | 1 | 0 |  |
| 1 | 1 | 0 |  | 1 | 0 | 0 | 1 |  |
| 1 | 1 | 1 |  | 1 | 1 | 0 | 0 |  |


$B_{5}=A_{2} A_{1}$
$\mathrm{B}_{5}{ }^{\prime}=\mathrm{A}_{2}{ }^{\prime}+\mathrm{A}_{1}{ }^{\prime}$

$\mathrm{B}_{4}=\mathrm{A}_{2} \mathrm{~A}_{1}^{\prime}+\mathrm{A}_{2} \mathrm{~A}_{0}$


## Problem 6-16: Solution

## - Solution:

$$
\begin{aligned}
& \mathrm{B}_{2}=\mathrm{A}_{1} \mathrm{~A}_{0}^{\prime} \\
& \mathrm{B}_{2}^{\prime}=\mathrm{A}_{1}^{\prime}+\mathrm{A}_{0}^{\prime} \\
& \mathrm{B}_{3}=\mathrm{A}_{2} \mathrm{~A}_{1}^{\prime} \mathrm{A}_{0}+\mathrm{A}_{2}^{\prime} \mathrm{A}_{1} \mathrm{~A}_{0} \\
& \mathrm{~B}_{3}^{\prime}=\mathrm{A}_{2}^{\prime} \mathrm{A}_{1}^{\prime}+\mathrm{A}_{1}^{\prime} \mathrm{A}_{0}^{\prime}+\mathrm{A} \\
& \mathrm{~B}_{4}=\mathrm{A}_{2} \mathrm{~A}_{1}^{\prime}+\mathrm{A}_{2} \mathrm{~A}_{0} \\
& \mathrm{~B}_{4}^{\prime}=\mathrm{A}_{2}^{\prime}+\mathrm{A}_{1} \mathrm{~A}_{0}^{\prime} \\
& \mathrm{B}_{5}=\mathrm{A}_{2} \mathrm{~A}_{1} \\
& \mathrm{~B}_{5}^{\prime}=\mathrm{A}_{2}^{\prime}+\mathrm{A}_{1}^{\prime}
\end{aligned}
$$

Minimum number of products $=5$
$\mathrm{B} 0=\mathrm{A} 0$
$B 1=0$
$\mathrm{B}_{3}{ }^{\prime}=\mathrm{A}_{2}{ }^{\prime} \mathrm{A}_{1}{ }^{\prime}+\mathrm{A}_{1}{ }^{\prime} \mathrm{A}_{0}{ }^{\prime}+\mathrm{A}_{2} \mathrm{~A}_{1}+\mathrm{A}_{1} \mathrm{~A}_{0}{ }^{\prime}$

|  | Product <br> Term | Inputs |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | A2 | A1 | A0 | (T) | (C) | ( T ) | (T) |
|  |  |  |  |  | B5 | B4 | B3 | B2 |
| $\mathrm{A}_{2} \mathrm{~A}_{1} \mathrm{~A}_{0}$ | 1 | 0 | 1 | 1 | - | - | 1 | - |
| $\mathrm{A}_{2} \mathrm{~A}_{1}{ }^{\prime} \mathrm{A}_{0}$ | 2 | 1 | 0 | 1 | - | - | 1 | - |
| $\mathrm{A}_{2} \mathrm{~A}_{1}$ | 3 | 1 | 1 | - | 1 | - | - | - |
| $\mathrm{A}_{1} \mathrm{~A}_{0}{ }^{\prime}$ | 4 | - | 1 | 0 | - | 1 | - | 1 |
| $\mathrm{A}_{2}{ }^{\prime}$ | 5 | 0 | - | - | - | 1 | - | - |

## Random Access Memory (RAM)

- Def: A device in which binary information is stored and can be transferred to and from any location - with the access taking the same time regardless of the location
- To compare:
- Serial Memory: the access time depends on the location of the info - e.g. magnetic disk, tape, etc
- Binary info is stored in words - group of bits in one location
- A group of size eight is called BYTE


## Block Diagram of RAM



## Read/Write Operation of RAM

- Write Operation:

1. Apply the binary address of the desired word to the address lines
2. Apply the data bits that must be stored in memory to the data input lines
3. Activate the Write input

- Read Operation:

1. Apply the binary address of the desired word to the address lines
2. Activate the Read input

## RAM - Control Inputs to a Memory Chip

- Chip select (CS): to enable the particular RAM chip or chips containing the word to be accessed $\rightarrow$ Memory Enable

Inputs

| Chip Select <br> $(\mathrm{CS})$ | Read/Write' <br> $\left(\mathrm{R} / \mathrm{W}^{\prime}\right)$ | Operation |
| :---: | :---: | :---: |
| 0 | x | None |
| 1 | 0 | Write to selected word |
| 1 | 1 | Read from selected word |
| 81612005 |  | Dr. Ashraf s. Hasan Mahmoud |

## Properties of RAM

- Statistic RAM (SRAM):
- Internal latches that store the binary information. The stored information remains valid as long as power is applied
- Dynamic RAM (DRAM):
- Stores the binary information in the form of an electric charge on capacitors
- Must be periodically recharged - refreshing ; ALL words are read and re-writting to restore the decaying charge
- Less power consumption compared to SRAM
- SRAM is easier to use
- Volatile Memory: info is lost when power is off (e.g. RAM)
- Nonvolatile Memory: info is retained even if power is off (e.g. magnetic disk, ROM, etc)


## Problems of GREAT Interest

- Problems: 6-11, 6-12, 6-13s, 6-14s, 6-15, 6-16, 6-17

