# **COMPUTER ENGINEERING DEPARTMENT**

### **COE 405**

## **DESIGN & MODELING OF DIGITAL SYSTEMS**

Midterm Exam

First Semester (131)

Time: 1:30-4:00 PM

### **OPEN BOOK EXAM**

Student Name : \_\_\_KEY\_\_\_\_\_

Student ID. : \_\_\_\_\_

| Question | Max Points | Score |
|----------|------------|-------|
| Q1       | 20         |       |
| Q2       | 15         |       |
| Q3       | 10         |       |
| Q4       | 40         |       |
| Q5       | 15         |       |
| Total    | 100        |       |

Dr. Aiman El-Maleh

(Q1) It is required to design an iterative combinational circuit that receives an n-bit number X and computes the remainder of dividing this number by 3. A 4-bit number X can be written as X=X2\*4+X1, where X1 is X[1:0] and X2 is X[3:2]. The remainder of dividing X by 3 can be computed by finding the remainder of dividing (R1+R2) by 3, where R1 is the remainder of dividing X2\*4 by 3 and R2 is the the remainder of dividing X1 by 3. It should be observed that the remainder of dividing X2\*4 by 3 is equal to the remainder of dividing X2 by 3.

- (i) Design an iterative cell that receives a 2-bit input number and the remainder of the previous 2 bits and computes the remainder of the 4-bits. Show the truth table of your circuit. You do not need to implement the circuit.
- **(ii)** Show the block diagram for computing the remainder of dividing a 6-bit number by 3.

(1)  

$$R_{0} \in \frac{2-bi2}{R_{1}} \in PR_{0}$$
  
 $R_{1} \in Rem \in PR_{1}$ 

| PRI | PRO | XI+1 | ×t | RI | Ro |  |
|-----|-----|------|----|----|----|--|
| •   | Ø   | ى    | 0  | 0  | 5  |  |
| 0   | 0   | o    | ١  | 0  | 1  |  |
| 0   | 9   | ١    | 0  | ١. | 0  |  |
| ŝ   | S   | 1    | 1  | 0  | 0  |  |
| 0   | 1   | \$   | 0  | 0  | 1  |  |
| 3   | i.  | 0    | 1  | ١  | 5  |  |
| 0   | Î   | 1    | 0  | 0  | c  |  |
| 0   | ì   | i    | t  | 0  | 1  |  |
|     | 0   | 0    | 0  | ۱  | 0  |  |
| ,   | 9   | 0    | ١  | 0  | 3  |  |
|     | 5   | 1    | 0  | 9  | 1  |  |
|     | 0   | l    | 1  | l  | O  |  |
| 1   | ۱   | ×    | ×  | ×  | X  |  |

XES XEUT

$$\begin{array}{c} \chi[5] \times [4] \\ \chi[3] \times [2] \\ \chi[3] \times [2]$$

V111

~ [A]

| Present State | Next State, Z |      |  |
|---------------|---------------|------|--|
|               | X=0           | X=1  |  |
| A             | B, 0          | C, 0 |  |
| В             | D, 0          | E, 0 |  |
| C             | F, 0          | A, 0 |  |
| D             | Η, 0          | G, 0 |  |
| E             | B, 0          | C, 0 |  |
| F             | D, 0          | E, 0 |  |
| G             | F, 1          | A, 0 |  |
| Н             | H, 0          | A, 0 |  |

(Q2) Consider the given FSM that has 8 states, one input (X) and one output (Z), represented by the following state table:

- (i) Determine the equivalent states.
- (ii) Reduce the state table into the minimum number of states and show the reduced state table.



Equivalent States:  

$$(A, C, E), (B, F), (D), (G), (H)$$
  
(11) Let  $SI = (A, C, E), S2 = (B, F),$   
 $S3 = D, S4 = G, S5 = H$ 

| <u>keose</u> |       |        |
|--------------|-------|--------|
| PIS.         | NºS,  | 2      |
|              | X = o | × =    |
| 51           | 52,0  | 51, 13 |
| 52           | 53, 0 | 51/ 9  |
| \$3          | 5510  | 54,0   |
| ક્રમ         | 52, 1 | 51, 0  |
| \$5          | \$5,0 | \$1,0  |
|              |       |        |

Reduced state table:

(Q3) It is required to design a synchronous sequential circuit that receives a sequence of 3-bit numbers serially through input X and produces 1 through output Z when the 3-bit numbers are equal to 000, 001, 100 or 101. Assume the existence of an asynchronous reset input to reset the machine to a reset state. Draw the <u>state diagram</u> of the circuit assuming a <u>Mealy</u> model with <u>minimum</u> number of states.. *You are not required to derive the equations and the circuit*. The following is an example of some input and output streams:

Example:

| Input  | X | $1\ 0\ 1\ 0\ 1\ 0\ 1\ 0\ 0\ 0\ 1\ 0\ 0\ 0$ |
|--------|---|--------------------------------------------|
| Output | Z | 00100001001001                             |



(Q4) It is required to design a circuit that computes the **average**, **maximum** and **minimum** of 16 scores. It is assumed that each score has a value in the range [0,100]. The scores will be fed to the circuit one score at a time the next cycle following the assertion of a *Start* input. Once the circuit finishes computation, it will assert a *Done* signal and will generate the average, maximum and minimum scores. The average will be shown as integer number resulting from dividing the sum by 16 with rounding the result to the nearest integer. Assume the existence of an asynchronus reset input to reset the machine to a reset state

- (i) Develop an ASMD chart for the circuit.
- (ii) Show the design of the datapath unit of the circuit. You can use functional blocks such as Adder, Magnitude Comparator, Counter and Multiplexor as blocks without showing their internal details.
- (iii) Show the design and implementation of the control unit of the circuit.







Control Unit:

| C.S. | Stort | CRE2 | NIS. | Init | Updak | Porc |
|------|-------|------|------|------|-------|------|
| 50   | ð     |      | 50   | 0    | 0     | 0    |
| Š0   | ١     |      | S1   | ι    | 0     | 0    |
|      |       | 0    | 81   | 0    | l     | 0    |
|      |       | ١    | 50   | 0    | 0     | 1    |
| 51   |       |      |      |      |       |      |

Let 
$$So = 0$$
 and  $SI = 1$   
Finite:  
 $f = F$  stort + F CRE2  
 $Init = F$ , Stort  
 $updok = F$ ,  $CRE2$   
Done = F,  $CRE2$ 





(Q5) It is required to model a 4-bit iterative magnitude comparator shown below:

The model for a 1-bit comparator is as follows:



Assume that the delay of gates is related to the number of its inputs i.e the delay of an inverter is 1, the delay of a 2-input gate is 2 and the delay of a 3-input gate is 3.

- (i) Write a Verilog model for modeling a 1-bit comparator incorporating the given delay information.
- (ii) Write a Verilog model for modeling the 4-bit magnitude comparator using the 1-bit comparator model in (i).
- (iii) Write a test bench to apply inputs that will result in the longest delay on the outputs of the 4-bit magnitude comparator.
- (i)

module OneBitCmp (output GN, LN, input A, B, GP, LP);

not #1 (AB, A); not #1 (BB, B); not #1 (GPB, GP); not #1 (LPB, LP); and #3 (G1, A, BB, LPB); and #3 (G2, AB, B, GPB); or #2 (GN, GP, G1); or #2 (LN, LP, G2);

endmodule

#### (ii)

module FourBitCmp (output G, L, input [3:0] A, B);

OneBitCmp C0 (G3, L3, A[3], B[3], 0, 0); OneBitCmp C1 (G2, L2, A[2], B[2], G3, L3); OneBitCmp C2 (G1, L1, A[1], B[1], G2, L2); OneBitCmp C3 (G, L, A[0], B[0], G1, L1);

endmodule

(iii)

The longest delay across the 4-bit comparator is 12 ns when the result changes from larger to smaller from the most significant bit and vice versa.

module t\_FourBitCmp ();

wire G, L; reg [3:0] A, B; FourBitCmp M1 (G, L, A, B); initial #150 \$finish;

initial begin A=8; B=0; #15 A=0; B=8; #15 A=8; B=0; end

endmodule