## DESIGN WITH MULTIPLEXERS

## Objectives:

To design a combinational circuit and implement it with multiplexers. To use a demultiplexer to implement a multiple output combinational circuit from the same input variables.

## Apparatus:

- IC type 7404 HEX inverter
- IC type 7408 quad 2-input AND gate
- IC type $741518 \times 1$ multiplexer (1)
- IC type 74153 dual $4 \times 1$ multiplexer (2)
- IC type 7446 BCD-to-Seven-Segment decoder (1)
- Resistance network (1)
- Seven-Segment Display (1)

Theory: see section 5.6 of your text.

## IC Description:

74151 is a 8 line-to- 1 line multiplexer. It has the schematic representation shown in Fig 1. Selection lines $S_{2}, S_{1}$ and $S_{0}$ select the particular input to be multiplexed and applied to the output.

Strobe $S$ acts as an enable signal. If strobe $=1$, the chip 74151 is disabled and output $y=0$. If strobe $=0$ then the chip 74151 is enabled and functions as a multiplexer. Table 1 shows the multiplex function of 74151 in terms of select lines.

Table 1.

| Strobe | Select Lines |  |  | Output |
| :---: | :---: | :---: | :---: | :---: |
| S | $\mathrm{S}_{2}$ | $\mathrm{~S}_{1}$ | $\mathrm{~S}_{0}$ | Y |
| 1 | X | X | X | 0 |
| 0 | 0 | 0 | 0 | D 0 |
| 0 | 0 | 0 | 1 | D 1 |
| 0 | 0 | 1 | 0 | D 2 |
| 0 | 0 | 1 | 1 | D 3 |
| 0 | 1 | 0 | 0 | D 4 |
| 0 | 1 | 0 | 1 | D 5 |
| 0 | 1 | 1 | 0 | D 6 |
| 0 | 1 | 1 | 1 | D 7 |



Fig. 1 IC type 74151 Multiplexer $8 \times 1$

74153 is a dual 4 line-to- 1 line multiplexer. It has the schematic representation shown in Fig 2. Selection lines S1 and S0 select the particular input to be multiplexed and applied to the output IY $\{1=1,2\}$.

Each of the strobe signals $I \bar{G}\{I=1,2\}$ acts as an enable signal for the corresponding multiplexer.

Table 2. shows the multiplex function of 74153 in terms of select lines. Note that each of the on-chip multiplexers act independently from the other, while sharing the same select lines $\mathrm{S}_{1}$ and $\mathrm{S}_{0}$.

Table 2

|  | Multiplexer 1 |  |  |
| :---: | :---: | :---: | :---: |
| Strobe | Select lines |  | Output |
| 1 G | $\mathrm{S}_{1}$ | $\mathrm{~S}_{0}$ | 1 Y |
| 1 | X | X | 0 |
| 0 | 0 | 0 | $1 \mathrm{D}_{0}$ |
| 0 | 0 | 1 | $1 \mathrm{D}_{1}$ |
| 0 | 1 | 0 | $1 \mathrm{D}_{2}$ |
| 0 | 1 | 1 | $1 \mathrm{D}_{3}$ |


|  | Multiplexer 2 |  |  |
| :---: | :---: | :---: | :---: |
| Strobe | elect lines |  | Output |
| 2 G | $\mathrm{S}_{1}$ | $\mathrm{~S}_{0}$ | 2 Y |
| 1 | X | X | 0 |
| 0 | 0 | 0 | $2 \mathrm{D}_{0}$ |
| 0 | 0 | 1 | $2 \mathrm{D}_{1}$ |
| 0 | 1 | 0 | $2 \mathrm{D}_{2}$ |
| 0 | 1 | 1 | $2 \mathrm{D}_{3}$ |



Fig. 2 Chip 74153

IC 7446 is a BCD to seven segment decoder driver. It is used to convert the combinational circuit outputs in BCD forms into 7 segment digits for the 7 segment LED display units. See experiment \#5.

## Procedure:

## Part I: Parity Generator:

a) Design a parity generator by using a 74151 multiplexer. Parity is an extra bit attached to a code to check that the code has been received correctly.

Odd parity bit means that the number of 1 's in the code including the parity bit is an odd number. Fill the output column of the truth table in Table 2 for a 5 -bit code in which four of the bits (A,B,C,D) represents the information to be sent and fifth bit (x), represents the parity bit. The required parity is an odd parity.

The inputs $\mathrm{B}, \mathrm{C}$ and D correspond to the select inputs of 74151 . Complete the truth table in Table 3 by filling in the last column with $0,1, \mathrm{~A}$ or $\mathrm{A}^{\prime}$.
b) Simulate the circuit using LogicWorks, use $74-151$ multiplexer and Binary

| Inputs |  |  |  |  | Outputs |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Connect data to |  |  |  |  |  |
| A | B | C | D | X |  |
| 0 | 0 | 0 | 0 |  |  |
| 0 | 0 | 0 | 1 |  |  |
| 0 | 0 | 1 | 0 |  |  |
| 0 | 0 | 1 | 1 |  |  |
| 0 | 1 | 0 | 0 |  |  |
| 0 | 1 | 0 | 1 |  |  |
| 0 | 1 | 1 | 0 |  |  |
| 0 | 1 | 1 | 1 |  |  |
| 1 | 0 | 0 | 0 |  |  |
| 1 | 0 | 0 | 1 |  |  |
| 1 | 0 | 1 | 0 |  |  |
| 1 | 0 | 1 | 1 |  |  |
| 1 | 1 | 0 | 0 |  |  |
| 1 | 1 | 0 | 1 |  |  |
| 1 | 1 | 1 | 0 |  |  |
| 1 | 1 | 1 | 1 |  |  |

switches for inputs and Binary Probes for outputs. The 74151 has one output for Y and another inverted output W . Use A and $\mathrm{A}^{\prime}$ for providing values for inputs $0-$ 7. The internal values "A, B, C" are used for selection inputs B,C, and D. Simulate the circuit and test each input combination filling in the table shown below. In the Lab connect the circuit and verify the operations. Connect an LED to the multiplexer output so that it represents the parity bit which lights any time when the four bits input have even parity.

## Part 2: Vote Counter:

A committee is composed of a chairman (C), a senior member (S), and a member (M). The rules of the committee state that:

- The vote of the member (M) will be counted as 2 votes
- The vote of the senior member will be counted as 3 votes.
- The vote of the chairman will be counted as 5 votes.

Each of these persons has a switch to close ("l") when voting yes and to open (" 0 ") when voting no.

It is necessary to design a circuit that displays the total number of votes for each issue. Use a seven segment display and a decoder to display the required number.

If all members vote no for an issue the display should be blank. (Recall from Experiment \#5, that a binary input 15 into the 7446 blanks all seven segments).

If all members vote yes for an issue, the display should be 0 . Otherwise the display shows a decimal number equal to the number of 'yes' votes. Use two 74153 units, which include four multiplexers to design the combinational circuit that converts the inputs from the members' switch to the BCD digit for the 7446.

In LogicWorks use +5 V for Logic 1 and ground for Logic 0 and use switches for C, S, and M. Use two chips 74153 and one decoder 7446 verify your design and get a copy of your circuit with the pin numbers to Lab so that you could connect the hardware in exactly the same way.

