# Lab# 14 CACHE PERFORMANCE

Instructor: I Putu Danu Raharja.

#### **Objectives**:

Learn how caches affect program performance.

### Method:

Work in teams of 2 to analyze the effects of different cache organizations.

### **Preparation**:

Read chapter 7 in the textbook.

## 14.1 RUNNING THE DATA CACHE SIMULATOR TOOL:

 Open the program *row-major.asm* from the website. This program will traverse a 16 by 16 element integer matrix in row-major order, assigning elements the values 0 through 255 in order. It performs the following algorithm:

- 2. Assemble the program.
- 3. From the **Tools** menu, select **Data Cache Simulator**. A new frame will appear in the middle of the screen.

| 💭 Data Cache Simulation Tool, Version 1.1      |                    |                          |
|------------------------------------------------|--------------------|--------------------------|
| Simulate and illustrate data cache performance |                    |                          |
| Cache Organization                             |                    |                          |
| Placement Policy                               | Direct Mapping 🛛 🔻 | Number of blocks 8 👻     |
| Block Replacement I                            | Policy LRU 🔻       | Cache block size (words) |
| Sat size (blocks)                              | 1 -                | Cacha size (https)       |
| Cache Parfarmance                              |                    |                          |
| Cache Performance                              |                    |                          |
| Memory Access Cou                              | int O              | Cache Block Table        |
| Cache Hit Count                                | 0                  | (block 0 at top)         |
| Cache Miss Count                               | 0                  | = empty                  |
|                                                | -                  | 🛄 = hit                  |
| Cache Hit Rate                                 | 0%                 | = miss                   |
| Tool Control                                   |                    |                          |
| Connect to MIPS                                |                    | Reset Close              |

This is a MARS Tool that will simulate the use and performance of cache memory when the underlying MIPS program executes. Notice its three major sections:

- Cache Organization: You can use the combo boxes to specify how the cache will be configured for this run. Feel free to explore the different settings, but the default is fine for now.
- Cache Performance: With each memory access during program execution, the simulator will determine whether or not that access can be satisfied from cache and update the performance display accordingly.
- Tool Control: These buttons perform generic control functions as described by their labels.
- 4. Click the tool's **Connect to MIPS** button. This causes the tool to register as an observer of MIPS memory and thus respond during program execution.
- 5. Back in MARS, adjust the **Run Speed slider** to 30 instructions per second. It is located at the right side of the toolbar. This slows execution so you can watch the Cache Performance animation.



- 6. In MARS, run the program using the **Run** toolbar button, the menu item or keyboard shortcut. Watch the Cache Performance animate as it is updated with every access to MIPS memory.
- 7. What was the final cache hit rate? \_\_\_\_\_\_. With each miss, a block of 4 words are written into the cache. In a row-major traversal, matrix elements are accessed in the same order they are stored in memory. Thus each cache miss is followed by 3 hits as the next 3 elements are found in the same cache block. This is followed by another miss when Direct Mapping maps to the next cache block, and the patterns repeats itself. So 3 of every 4 memory accesses will be resolved in cache.
- Given that explanation, what do you predict the hit rate will be if the block size is increased from 4 words to 8 words? \_\_\_\_\_\_. Decreased from 4 words to 2 words? \_\_\_\_\_\_.

9. Verify your predictions by modifying the block size and re-running the program from step 7.

NOTE: when you modify the Cache Organization, the performance values are automatically reset (you can always use the tool's Reset button). NOTE: You have to reset the MIPS program before you can re-run it. NOTE: Feel free to adjust the Run Speed slider to maximum speed anytime you want.

10. Repeat steps 2 through 10 for program *column-major.asm* from the website. This program will traverse a 16 by 16 element integer matrix in column-major order, assigning elements the values 0 through 255 in order. It performs the following algorithm:

NOTE: You can leave the Cache Simulator in place, move it out of the way, or close it. It will not interfere with the actions needed to open, assemble, or run this new program and will remain connected to MIPS memory. If you do not close the tool, then skip steps 4 and 5.

- 11. *What was the cache performance for this program*? \_\_\_\_\_\_. The problem is the memory locations are now accessed not sequentially as before, but each access is 16 words beyond the previous one (circularly). With the settings we've used, no two consecutive memory accesses occur in the same block so every access is a miss.
- 12. Change the block size to 16. Note this will reset the tool.
- 13. Create a second instance of the Cache Simulator by once again selecting Data Cache Simulator from the Tools menu. Adjust the two frames so you can view both at the same time. Connect the new tool instance to MIPS, change its block size to 16 and change its number of blocks to 16.
- 14. Re-run the program. What is the cache performance of the original tool instance?
  \_\_\_\_\_\_\_. Block size 16 didn't help because there was still only one access to each block, the initial miss, before that block was replaced with a new one. What is the cache performance of the second tool instance? \_\_\_\_\_\_. At this

point, the entire matrix will fit into cache and so once a block is read in it is never replaced. Only the first access to a block results in a miss.