# KING FAHD UNIVERSITY OF PETROLEUM & MINERALS COLLEGE OF COMPUTER SCIENCES & ENGINEERING

## COMPUTER ENGINEERING DEPARTMENT

# COE 561: Digital System Design and Synthesis Syllabus - Term 061

## **Catalog Description**

Design representations, levels of abstraction & domains, Digital system design methodologies, Hardware Description Languages (HDLs), Modeling of Digital Systems using HDLs, High Level Synthesis – Internal representation (CDFG), Scheduling, Allocation & Binding, Controller and Data Path synthesis, Logic Synthesis – Two-level & Multi-level logic synthesis, Sequential logic synthesis (FSM synthesis), Technology Mapping- Library binding approaches, some case studies. The course emphasizes hands on experience through the use of available synthesis tools.

**Pre-requisite:** COE 308 or Equivalent

**Instructor** Dr. Aiman H. El-Maleh Room: 22/318 Phone: 2811

Email: aimane@ccse.kfupm.edu.sa

### **Text Book**

Synthesis and Optimization of Digital Circuits – Giovanni De Micheli, McGraw Hill International edition, ISBN –0-07-113271-6, 1994.

### References

#### Books

- Logic synthesis & verification algorithms Gary D. Hachtel, Fabio Somenzi, Kluwer Academic Publishers; ISBN: 0792397460, 1996.
- Logic synthesis and verification, S. Hassoun and T. Sasao, Kluwer Academic Publishers, 2002.
- Logic Synthesis Using Synopsys Pran Kurup, Taher Abbasi, Second Edition, Kluwer Academic Publishers, 1996.
- VHDL: Analysis and Modeling of Digital Systems, Navabi, McGraw-Hill, Inc., 2nd edition, 1998.

#### **Journals**

- IEEE Transactions on CAD
- IEEE Transactions on VLSI Design

• IEEE Transactions on Computers

## **Conference Proceedings**

- Design Automation Conference (DAC)
- International Conference on Computer Aided Design (ICCAD)
- Design Automation and Test in Europe (DATE)
- International Conference on Computer Design (ICCD)

#### **Tools**

We will be using the following tools in this course: SIS package, Modelsim, Synposys synthesis tools, and Xilinx tools.

## **Grading Policy**

| Assignments        | 15% |                         |
|--------------------|-----|-------------------------|
| Paper Presentation | 5%  |                         |
| Project            | 20% |                         |
| Exam I             | 20% | (Sat., Nov. 4, 7:30 PM) |
| Exam II            | 20% | (Sat, Dec. 16, 7:30 PM) |
| Final              | 20% |                         |

- Late assignments will be accepted (upto 3 days) but you will be penalized 10% per each late day.
- A student caught cheating in any of the assignments will get 0 out of 15%.
- No makeup will be made for missing Exams.

## **Detailed Syllabus**

#### INTRODUCTION

(1 week)

- Microelectronics, semiconductor technologies, microelectronic design styles, design representations, levels of abstraction & domains, Y-chart, system synthesis and optimization, issues in system synthesis.

## LOGIC SYNTHESIS

(10 weeks)

- Introduction to logic synthesis

- (1.5 week)
- o Boolean functions representation, Binary Decision Diagrams, Satisfiability and Cover problems
- Two-level logic synthesis and optimization

(2.5 weeks)

 Logic minimization principles, Exact logic minimization, Heuristic logic minimization, The Espresso minimizer, Testability properties of two-level circuits.

## - Multi-level logic synthesis and optimization (3 weeks)

Models and transformations of combinational networks: elimination, decomposition, extraction. The algebraic model: algebraic divisors, kernel set computation, algebraic extraction and decomposition. The Boolean model: Don't care conditions and their computations, input controllability and output observability don't care sets, Boolean simplification and substitution. Optimization based on redundancy addition and removal. Testability properties of multilevel circuits. Synthesis of minimal delay circuits. Rule-based systems for logic optimization.

### - Sequential Logic Synthesis

(2 weeks)

Introduction to FSM Networks, Finite state minimization, state encoding: state encoding for two-level circuits, state encoding for multilevel circuits, Finite state machine decomposition, Retiming, and Testability consideration for synchronous sequential circuits.

### - Technology Mapping

(1 week)

 Problem formulation and analysis, Library binding approaches: Structural matching, Boolean matching, Covering & Rule based approach.

#### • HIGH LEVEL SYNTHESIS

(4 weeks)

#### - Design representation and transformations

(0.5 week)

o Design flow in high level synthesis, HDL compilation, internal representation (CDFG), data flow and control sequencing graphs, data-flow based transformations.

#### - Architectural Synthesis

(1 week)

o Circuit specifications: resources and constraints, scheduling, binding, area and performance optimization, datapath synthesis, control unit synthesis.

#### Scheduling & Allocation

(2.5 weeks)

- Unconstrained scheduling: ASAP scheduling, Latencyconstrained scheduling: ALAP scheduling, time-constrained scheduling, resource constrained scheduling, heuristic scheduling algorithms: List scheduling, force-directed scheduling. (1.5 week)
- o **Allocation and Binding**: resource sharing, register sharing, multiport memory binding, bus sharing and binding, unconstrained

minimum-performance-constrained binding, concurrent binding and scheduling. (1 week)

# **Paper Presentation Guidelines**

- You need to select one recent paper (published within the <u>last two years</u>) related to the course topics.
- The paper can be a Journal paper or a Conference paper.
- You need to get my approval when you select the paper to be presented.
- The paper presentation has a weight of 5% and you will be evaluated based on your ability to comprehend the paper and present it to the class.

|           | Paper Selection | Paper Presentation |
|-----------|-----------------|--------------------|
| Deadlines | Dec. 10, 2006   | Jan. 16, 2007      |