## COE 405, Term 162

## **Design & Modeling of Digital Systems**

## **Quiz#5** Solution

Date: Tuesday, May 16, 2017

Q1. Consider the logic network defined by the following expressions:

g = a b h = a' b' i = g + h j = c d k = i j e l = i j fx = k + l

Inputs are  $\{a, b, c, d, e, f\}$  and output is  $\{x\}$ . Assume that the delay of a gate is related to the number of its inputs. Also, assume that the input data-ready times are zero except for input a, which is equal to 2.

(i) Draw the logic network graph and compute the data ready times and slacks for all vertices in the network.

(ii) Determine the maximum propagation delay and the topological critical path.

(iii) Suggest an implementation of the function x to reduce the delay of the circuit. What is the **maximum propagation delay** after the modified implementation? Has the area been impacted?



The data ready times are shown on the figure. The maximum propagation delay is 12. To compute the slack for each node, the required time for x is set to 12.  $S_X = 12 - 12 = 0$ Fx = 12,  $\bar{t}_{k} = 12 - 2 = 10, \quad S_{k} = 10 - 10 = 0$  $\bar{t}_{\ell} = 12 - 2 = 10, \quad S_{\ell} = 10 - 10 = 0$  $\tilde{t}_i = \min \{ 10 - 3, 10 - 3 \} = 7, \quad s_i = 7 - 7 = 0$ fg = min & ho-3, ho-33 = 7, sj = 7-2=5  $\overline{t_3} = 7 - 2 = 5$ ,  $s_0 = 5 - 4 = 1$  $\overline{E}_{h} = 7 - 2 = 5$ ,  $S_{h} = 5 - 5 = 0$ ta = min { 5-2, 5-2-1} = 2, Sa = 2-2=0 tb = min { 5-2, 5-2-13 = 2, 5b= 2-0=2. Fc = 7-2=5, Sc=5-0=5 id = 7-2 =5, sd = 5-0=5 te = 10 -3 =7 , Se =7 -0 =7  $\overline{t_{4}} = 10 - 3 = 7$ ,  $5_{7} = 7 - 0 = 7$ 

(i)



This, delay of X is reduced from 12 to 9. At the same time, the area of the circuit has improved.