Name: Id#

## **COE 405, Term 152**

## **Design & Modeling of Digital Systems**

## Quiz# 4

Date: Sunday, April 14, 2016

Q.1. It is required to design a circuit that receives two 4-bit signed numbers in 2's complement representation A=A<sub>3</sub>A<sub>2</sub>A<sub>1</sub>A<sub>0</sub>, B=B<sub>3</sub>B<sub>2</sub>B<sub>1</sub>B<sub>0</sub> and produces a 6-bit output C=C<sub>5</sub>C<sub>4</sub>C<sub>3</sub>C<sub>2</sub>C<sub>1</sub>C<sub>0</sub>. The circuit implements the following functions based on the values of the three selection inputs: S1, S1 and S0.

| S2 S1 S0 | Function  |
|----------|-----------|
| 0 0 0    | C = A + B |
| 0 0 1    | C = A - B |
| 0 1 0    | C = A + 1 |
| 0 1 1    | C = A - 1 |
| 1 0 0    | C = 2*A+B |
| 1 0 1    | C = 2*A-B |
| 1 1 0    | C = 2*A+1 |
| 1 1 1    | C = 2*A-1 |

- (i) Show the block diagram design of your circuit using MSI components like Adder, Multiplexor, as needed. Use only one adder in your solution.
- (ii) Model your design in Verilog by modeling each component separately i.e. adder, MUX, etc. and then instantiate these components to model your circuit.
- (iii) Write a Behavioral Verilog model to model the given circuit.