## COE 202, Term 052 Fundamentals of Computer Engineering HW# 4 **Q.1.** Obtain the truth table for the circuit shown below. Draw an equivalent circuit for F with fewer NAND gates. **Q.2.** Find simplified Boolean equations for the outputs F and G of the hierarchical circuit given below. **Q.3.** Find the truth table for the outputs F and G of the hierarchical circuit shown below. - **Q.4.** Construct a 5-to-32 line decoder with four 3-to-8 line decoders with enable input and one 2-to-4 line decoder. - **Q.5.** A Combinational circuit is defined by the following three Boolean functions: $$F_1(X, Y, Z) = X^Y^ + XYZ^$$ $F_2(X, Y, Z) = X^ + Z$ $F_3(X, Y, Z) = XY + X^Y^$ - (i) Design the circuit with a 3x8 decoder, four 2-input OR gates, and an inverter. - (ii) Design the circuit with two 4x1 MUXs, one 2-input OR gate, and an inverter. - **Q.6.** Design a 4-input priority encoder with four inputs and three outputs including the valid bit but with the truth table representing the case in which input $D_0$ has the highest priority and input $D_3$ has the lowest priority. - Q.7. Construct a quad 9-to-1 line multiplexer with four single 8-to-1 line multiplexers and one quadruple 2-to-1 line multiplexer. The multiplexers should be interconnected and inputs labeled so that the selection codes 0000 through 1000 can be directly applied to the multiplexer selection inputs without added logic. - **Q.8.** Implement the following Boolean function $F(A, B, C, D)=\Sigma$ m(4, 6, 7, 8, 12, 15) with: - (i) An 8x1 MUX. Assume that the inputs A, B, and C are used for the select lines. - (ii) A 4x1 MUX and external gates. Assume that the inputs A and B are used for the select lines. - **Q.9.** Design a Combinational circuit that accepts a 3-bit number and generates as output a binary number equal to the square of the input number. - **Q.10.** It is required to design a Combinational circuit that compares two n-bit numbers to see if they are equal or not. Design a circuit that has three inputs and one output, that can be used for each of the n bits, such that the circuit is connected in cascade by carry-like signals. One of the inputs to each cell is a carry input, and the single output is a carry output. - **Q.11.** Design three versions of the combinational circuit whose input is a 4-bit number and whose output is the 2's complement of the input number such that: - (i) The circuit is a simplified two-level circuit, plus inverters as needed for the input variables. - (ii) The circuit is made up of four identical two-input, two output cells, one for each bit. The cells are connected in cascade, with lines similar to a carry between them. The value applied to the rightmost carry bit is 0. - (iii) The circuit is redesigned with carry lookahead-like logic in order to speed up the circuit in part (ii) for use in larger circuits with 4n input bits. ## HW#4 01 $$g_{1} = (x, y)'$$ $$g_{2} = xy + \overline{x} = y + \overline{x}$$ $$g_{3} = xy + \overline{y} = x + \overline{y}$$ $$g_{4} = (g_{2} \cdot g_{3} \cdot \overline{z})' = [(y + \overline{x})(x + \overline{y}) \cdot \overline{z}]'$$ $$g_{5} = (g_{3} \cdot \overline{z})' = [(x + \overline{y}) \cdot \overline{z}]'$$ $$F = (g_{4} \cdot g_{5})' = g_{4} + g_{5}$$ $$= (x + \overline{y}) \cdot \overline{z} + (x + \overline{y})(y + \overline{x}) \overline{z}$$ $$= (x + \overline{y}) \cdot \overline{z}$$ An equivalent circuit with fewer NAND gates; $$W = \overline{Y}Z + Y\overline{Z}$$ $$F = \overline{X}Y + XW = \overline{X}Y + X\overline{Y}Z + XY\overline{Z}$$ $$G = \overline{X}W + XZ = \overline{X}(\overline{Y}Z + YZ) + XZ$$ $$= \overline{X}\overline{Y}Z + \overline{X}YZ + XZ$$ <u>93</u> | W | X | γ | 7 | F | 6 | |-----------------------------------------|-----|---|---|------|----------| | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | 0 | Ò | 1_1_ | | | 0 | ٥ | 0 | 1 | | | | 0 | 0 | 1 | 0 | | | | 0 | 0 | 1 | 1 | | 0 | | 9 | Ī | 0 | ٥ | | | | 0 | - T | 0 | | | | | 0 | 1 | 1 | 0 | | 0 | | 0 | 1 | 1 | 1 | 1 | <u> </u> | | 1 | 0 | 0 | 0 | 0 | | | 1 | 0 | 0 | | 0 | | | 1 | 0 | 1 | 0 | 0 | 0 | | 1 | 0 | 1 | | ٥ | | | 1 | 1 | 0 | 9 | 0 | 0 | | 1 | 1 | 0 | | 0 | 1 | | 7 | ī | 1 | 0 | 0 | 0 | | Ť | | 1 | 1 | 0 | 1 | $\S$ (i) $F_1 = \sum m(0,1,6)$ , $F_3 = \sum m(0,1,6,7)$ (22) <u>જ</u>ૈ | inputs | | | | 0 | ntputs | | |--------|----|----|----------------|----|----------|----------| | D3 | 02 | DI | n <sub>o</sub> | Αι | <u> </u> | <u> </u> | | × | X | × | 1 | σ | 0 | ı | | × | × | ١ | 0 | o | 1 | ١ | | * | 1 | 0 | Ó | 1 | 0 | 1 | | 1 | ٥ | ٥ | ٥ | ì | 1 | 1 | | 0 | ٥ | 0 | 0 | X | × | ٥ | | 0302010 | 200 | ٥١_ | 11_ | <u> </u> 0_ | | |---------|---------------|-----|-----|-------------|------| | ∞ ∫ | $\sqrt{\chi}$ | 0 | ٥ | 0 | | | 61 | 1 | 8 | O | 0 | } P2 | | 200 | $II_{I}$ | 0 | 0 | 0 | 7,,, | | D3 (10 | T | 0 | 0 | 0 | | $$A_1 = \overline{D}_1 \overline{D}_0$$ $$A_0 = O_1 \overline{O}_0 + \overline{O}_2 \overline{O}_0$$ $$= \overline{O}_0 \quad (O_1 + \overline{O}_2)$$ $$F = \overline{A} B \overline{C} \overline{D} + \overline{A} B C \overline{D} + \overline{A} B C \overline{D} + \overline{A} \overline{B} \overline{C} \overline{D}$$ $$+ AB \overline{C} \overline{D} + AB C \overline{D}$$ (ii) $$F = \overline{AB} \begin{bmatrix} 0 \end{bmatrix} + \overline{AB} \begin{bmatrix} \overline{c}\overline{b} + c\overline{b} + c\overline{b} \end{bmatrix}$$ $$+ \overline{AB} \begin{bmatrix} \overline{c}\overline{b} \end{bmatrix} + \overline{AB} \begin{bmatrix} \overline{c}\overline{b} + c\overline{b} \end{bmatrix}$$ $$= \overline{AB} \begin{bmatrix} 0 \end{bmatrix} + \overline{AB} \begin{bmatrix} c + \overline{b} \end{bmatrix}$$ $$+ \overline{AB} \begin{bmatrix} \overline{c}\overline{o} \end{bmatrix} + \overline{AB} \begin{bmatrix} \overline{c}\overline{b} + c\overline{b} \end{bmatrix}$$ | | ۸. | | <b>S</b> 5 | S4 | 83 | 52 | Si | 50 | | |----------|----------|---------------|------------|----|-----|----|----|----|---| | A2 | AI | As | | | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | | | | , | _ | | 0 | 0 | 1 | O | 0 | _ 0 | 0 | ٥ | | | | 0 | <u> </u> | | 0 | 0 | 0 | 1_ | ٥ | 0 | | | <u> </u> | :- | | | O | 1 | 0 | O | 1 | | | ٥ | | | | | | | | 0 | | | 1 | Q | 0 | ø | 1 | 0 | | | | | | ÷ | 0 | $\overline{}$ | 0 | 1 | ١ | 0 | Ö | 1_ | _ | | <u>.</u> | <u>`</u> | <u> </u> | | | | 1 | ð | 0 | | | 1 | 1 | 0 | 1 | 0 | | | | | _ | | T | T | 1 | 1 | _1 | 0 | 0 | ٥ | | | | | | | | | | | | | | $S_0 = A_0$ , $S_1 = 0$ , $S_2 = A_1 \overline{A_0}$ , $S_3 = \overline{A_2} A_1 A_0 + A_2 \overline{A_1} A_0$ $\Rightarrow S_3 = A_0 \left[ A_1 \bigoplus A_2 \right]$ $S_4 = A_2 \overline{A_1} + A_2 A_0 = A_2 \left[ \overline{A_1} + A_0 \right]$ $S_5 = A_2 A_1$ For example, a 4-bit equal comparator is shown below using this cell; 엘 (4) | x3 x2 x1 x0 | 73 | | | Y0 | |-------------|----------|-----|----------|----| | 0 0 0 0 | <u> </u> | 0 | <u> </u> | 0 | | 0001 | \ | | | | | 0010 | | 1 | 1 | 0 | | 0011 | | 1 | ٥ | 1_ | | 0100 | _1_ | 1_ | • | 0_ | | 0 1 0 1 | 1 | ٥ | 1 | 1_ | | 0 1 1 0 | | 0 | 1 | 0_ | | 0111 | 1 | 0 | ٥ | 1_ | | 1000 | ١ | 0 | o | 0 | | 1001 | 0 | ١ | 1_ | 1 | | 1010 | 0 | . 1 | _1 | 0 | | 1011 | Ö | 1 | 0 | 1 | | 1100 | 0 | ١ | 0 | 0 | | 1101 | 0 | 0 | 1 | | | 1110 | 0 | O | 1 | 0_ | | 1111 | ٥ | 0 | ٥ | 1 | | X3X2XUX | 6<br>30 | 21 | H | lo_ | |---------|---------|----|---|-----| | ∞) | 0 | 1 | M | 1 | | al. | U | U | W | D | | U | 0 | 0 | ٥ | 0 | | 10 | 0 | 0 | 0 | 0 | | Y3 = | X3 x2 x1 x0 + x3x2 + x3x1 + x3x0 | |------|----------------------------------| | = | x3 (x2+x1+x5) + x3 (x2+x1+x5) | | = | . X3 (+) (X2+X1+X0) | | x3 xe x1 x | <b>0</b> 0 | ol . | ш | l৩ | |------------|------------|------|---|----| | 00 | 0 | V | W | W | | 10 | (M) | 0 | 0 | 0 | | 11 | W | 0 | 0 | 0 | | 10 | 0 | K | M | N | $$Y_2 = \chi_2 \overline{\chi_1} \overline{\chi_0} + \overline{\chi_2} \chi_1 + \overline{\chi_2} \chi_0$$ $$= \chi_2 (\chi_1 + \chi_0)' + \overline{\chi_2} (\chi_1 + \chi_0)$$ $$= \chi_2 \oplus (\chi_1 + \chi_0)$$ | *3%\ <sup>X1</sup> | χ <b>ο</b><br>_ατο | اه | Ш | 10_ | |--------------------|--------------------|------------|---|-----| | 00 | 0 | $\sqrt{N}$ | 0 | M | | 01 | 0 | 1 | 0 | 1 | | 11 | 0 | 1 | 0 | I | | 10 | ٥ | U | 0 | V | $$Y_1 = \overline{X_1} X_0 + X_1 \overline{X_0}$$ = $X_1 \oplus X_0$ Yo = X0 (b) As can be seen from the above equations, we have the following design? Note that we can also get another solution based on Finding the 1's complement and adding 1 to it as shown below: Note also that this solution and the former are equivalent, ire, one can be derived from the other, equivalent, ire, one can be derived from the other, except for the last carry out. However, the last except for the last carry out is not part of the result. (c) We will do this based on the first solution: