## KING FAHD UNIVERSITY OF PETROLEUM & MINERALS COLLEGE OF COMPUTER SCIENCES & ENGINEERING

### COMPUTER ENGINEERING DEPARTMENT

## COE 203 Digital Logic Laboratory Syllabus - Term 082

#### **Catalog Description**

Review of Digital Logic Design: Design of Combinational Circuits, and Design of Sequential Circuits. Logic implementation using discrete logic components (TTL, CMOS), and programmable logic devices. Introduction to Field Programmable Logic Arrays (FPGAs). The basic design flow: design capture (schematic capture, HDL design entry, design verification and test, implementation (including some of its practical aspects), and debugging. Design of data path and control unit. *Prerequisite:* COE 202

| Instructor | Dr. Aiman H. El-Maleh.            | Room: 22/318 | Phone: 2811 |
|------------|-----------------------------------|--------------|-------------|
|            | Email: <u>aimane@kfupm.edu.sa</u> |              |             |

Office Hours SMW 11:00-12:00, and by appointment

#### **Course Objectives**

After successfully completing the course, students will be able to:

- 1. Design combinational and sequential circuits using discrete components, EEPROMs, and FPGAs to meet certain specifications.
- 2. Use basic structural Hardware Description Languages to implement digital circuits.
- 3. Design and conduct experiments related to digital systems and to analyze their outcomes.

#### **Course Learning Outcomes**

- 1. Ability to design combinational and sequential circuits to meet certain specifications.
- 2. Ability to use tools and discrete components, EEPROMs, FPGAs, to model, simulate and implement digital circuits
- 3. Ability to design and conduct experiments related to digital systems and to analyze their outcomes.
- 4. Ability to work in teams.
- 5. Ability to communicate effectively.

#### **Text Book**

Morris Mano and Charles Kime, Logic and Computer Design Fundamentals, Third Edition, Prentice Hall International, 2004

# **Grading Policy**

| 5%  |     |
|-----|-----|
| 75% |     |
| 20% |     |
|     | 75% |

| Course Topics                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                |                  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|
| 1.                                                                                                                            | <ul> <li>Combinational Logic Design Review.</li> <li>K-maps and logic minimization</li> <li>XORs, XNORs, Decodes, MUXs, Adders, Subtractors</li> </ul>                                                                                                                                                                                                         | 1 week           |  |  |  |
| 2.                                                                                                                            | Sequential Logic Design Review.         •       Flip-flops         •       Sequential circuits design procedure         •       Sequential circuits analysis procedure         •       Counters and Registers                                                                                                                                                  | 1 week           |  |  |  |
| 3.                                                                                                                            | Prototyping of logic circuits.         i. Discrete components       (Experiment 1)         o       Introduction to ICs, logic families, 74xx and 54xx         o       Power and ground         o       Physical implementation of combinational circuits using discrete components         o       Implementation of a simple combinational circuit using ICs. | 1 week           |  |  |  |
|                                                                                                                               | <ul> <li>ii. EEPROM (Experiment 2)</li> <li>o Introduction to logic prototyping using PLDs.</li> <li>o Implementation of a sequential circuit using EEPROMs and external registers.</li> </ul>                                                                                                                                                                 | 1 week           |  |  |  |
|                                                                                                                               | <ul> <li>iii. FPGAs</li> <li>Introduction to FPGAs design flow (Experiment 3)</li> <li>Design and implementation of a sequential circuit using schematic design entry. (Experiment 4)</li> </ul>                                                                                                                                                               | 1 week<br>1 week |  |  |  |
|                                                                                                                               | <ul> <li>Introduction to hardware description languages (HDL)</li> <li>Structural modeling using verilog</li> <li>Complete design and implementation of a small combinational circuit (Experiment 5)</li> </ul>                                                                                                                                                | 1 week           |  |  |  |
|                                                                                                                               | <ul> <li>Register Transfer Level (RTL) modeling using verilog</li> <li>Complete design and implementation of a simple datapath (Experiment 6)</li> </ul>                                                                                                                                                                                                       | 1 week           |  |  |  |
|                                                                                                                               | <ul> <li>Sequential circuit implementation using verilog<br/>(Experiment 7)</li> </ul>                                                                                                                                                                                                                                                                         | 1 week           |  |  |  |
| <ul> <li>Design and implementation of a data path and control unit.</li> <li>o Integrating HDL and schematic units</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                |                  |  |  |  |
|                                                                                                                               | (Experiment 8)                                                                                                                                                                                                                                                                                                                                                 | 2 weeks          |  |  |  |
| 5.                                                                                                                            | Project.                                                                                                                                                                                                                                                                                                                                                       | 3 weeks          |  |  |  |